DocumentCode :
874981
Title :
The benefits of flexibility in lookup table-based FPGAs
Author :
Hill, Dwight ; Woo, Nam-Sung
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
Volume :
12
Issue :
2
fYear :
1993
fDate :
2/1/1993 12:00:00 AM
Firstpage :
349
Lastpage :
353
Abstract :
FPGAs (field programmable gate arrays) need not be limited to a single fixed-size truth table in each block. The authors discuss the utility of allowing each block´s single large table (e.g. one 5-input, 32-b table) to be reconfigured into smaller tables (e.g. eight 4-b tables). Results describing the efficiency of packing some standard benchmark circuits into various configurations are presented and the cost/benefits discussed. It is shown that a logic block containing four lookup tables, each of which is 8-b RAM, is the best choice if only the area efficiency is considered. It is also shown that if circuit speed is considered, a logic block containing two lookup tables, each of which contains 16 b of RAM, is the best choice
Keywords :
logic arrays; table lookup; FPGAs; RAM; area efficiency; circuit speed; field programmable gate arrays; logic block; lookup table-based; Area measurement; Circuits and systems; Costs; Design automation; Field programmable gate arrays; Logic circuits; Logic design; Read-write memory; Table lookup; Wire;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.205013
Filename :
205013
Link To Document :
بازگشت