DocumentCode
876317
Title
The 3081/E Processor and Its on-Line Use
Author
Rankin, P. ; Bricaud, B. ; Gravina, M. ; Kunz, P.F. ; Oxoby, G. ; Trang, Q. ; Ferran, P.M. ; Fucci, A. ; Hinton, R. ; Jacobs, D. ; Martin, B. ; Masuch, H. ; Storr, K.M.
Author_Institution
Stanford Linear Accelerator Center Stanford University, Stanford, California, 94305
Volume
32
Issue
4
fYear
1985
Firstpage
1321
Lastpage
1325
Abstract
The 3081/E is a second generation emulator of a mainframe IBM. One of it´s applications will be to form part of the data acquisition system of the upgraded Mark II detector for data taking at the SLAC linear collider. Since the processor does not have direct connections to I/O devices a FASTBUS interface will be provided to allow communication with both SLAC Scanner Processors (which are responsible for the accumulation of data at a crate level) and the experiment´s VAX 8600 mainframe. The 3081/E´s will supply a significant amount of on-line computing power to the experiment (a single 3081/E is equivalent to 4-5 VAX 11/780´S). A major advantage of the 3081/E is that program development can be done on an IBM mainframe (such as the one used for off-line analysis) which gives the programmer access to a full range of debugging tools. The processor´s performance can be continually monitored by comparison of the results obtained using it to those given when the same program is run on an IBM computer.
Keywords
Application software; Data acquisition; Debugging; Detectors; Fastbus; Jacobian matrices; Linear accelerators; Logic; Programming profession; Registers;
fLanguage
English
Journal_Title
Nuclear Science, IEEE Transactions on
Publisher
ieee
ISSN
0018-9499
Type
jour
DOI
10.1109/TNS.1985.4333602
Filename
4333602
Link To Document