DocumentCode :
87661
Title :
Predictable Power Saving Memory Controller Circuit Design for Embedded Static Random Access Memory
Author :
Yu-Cheng Fan ; Chih-Kang Lin ; Shih-Ying Chou ; Hung-Kuan Liu ; Shu-Hsien Wu ; Chun-Hung Wang
Author_Institution :
Dept. of Electron. Eng., Nat. Taipei Univ. of Technol., Taipei, Taiwan
Volume :
50
Issue :
7
fYear :
2014
fDate :
Jul-14
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, we propose a predictable power saving memory controller circuit (PPSMCC) design for embedded static random access memory. An efficient method is proposed to monitor memory control signal and perform clock gating function that closes idle memory elements to save chip power. At the same time, we dynamically adjust frequency of memory element according to system requirement and achieve low power target. Besides, we propose a strategy to detect signal toggle of memory. When related port is not toggled during the timeslot, we deassert chip enable signal and related port to execute power saving mode for memory. According to the experimental results, the proposed predictable PPSMCC reduces the power consumption efficiency to achieve the low power target.
Keywords :
SRAM chips; embedded systems; low-power electronics; PPSMCC; clock gating function; embedded SRAM; embedded static random access memory; low power target; memory element; power consumption efficiency; predictable power saving memory controller circuit design; toggle signal aware circuit design; Circuit synthesis; Clocks; Junctions; Memory management; Power demand; Random access memory; Temperature distribution; Embedded SRAM; memory controller; predictable power saving;
fLanguage :
English
Journal_Title :
Magnetics, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9464
Type :
jour
DOI :
10.1109/TMAG.2014.2301556
Filename :
6851261
Link To Document :
بازگشت