Title :
Variation Aware Sleep Vector Selection in Dual
Dynamic OR Circuits for Low Leakage Register File Design
Author :
Na Gong ; Jinhui Wang ; Sridhar, Rajeswari
Author_Institution :
North Dakota State Univ., Fargo, ND, USA
Abstract :
Dual threshold voltage (Vt) technique is applied widely in dynamic OR circuits to achieve low leakage in register files (RF) design, but its effectiveness is significantly influenced by the selected sleep vector during the standby mode. As technology scales into deep nanometer era, the sleep vector selection in dual Vt dynamic OR (DV-OR) circuits becomes challenging due to the impact of PVT (process, supply voltage and temperature) variations. In this paper, we analyze the relationship among PVT variations, leakage characteristics, and sleep vectors in DV-OR circuits. We further perform a comprehensive study on sleep vector selection and explore its design space in DV-OR circuits. Finally, we present a generalization of our analysis for multiple Vt dynamic OR circuits and provide sleep vector selection guidelines to achieve low leakage and robust register files in modern processors.
Keywords :
flip-flops; logic circuits; DV-OR circuits; PVT variation impact; RF design; deep nanometer era; dual-threshold voltage dynamic OR circuits; dual-threshold voltage technique; leakage characteristics; low-leakage register file design; multiple-threshold voltage dynamic OR circuits; process-supply voltage-temperature variation; robust register files; sleep vector selection; standby mode; variation-aware sleep vector selection; Leakage currents; Logic gates; Program processors; Radio frequency; Registers; Transistors; Vectors; Bit line; PVT variations; dual ${rm V}_{{{{bf t}}}}$; dynamic or circuit; leakage current; register files (RFs); sleep vector;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2014.2298280