Title :
Subthreshold design considerations for insulated gate field-effect transistors
Author :
Troutman, Ronald R.
fDate :
4/1/1974 12:00:00 AM
Abstract :
A knowledge of subthreshold behavior in an insulated gate field-effect transistor is important for circuits with low leakage specifications. This paper discusses the effect of drain voltage on the subthreshold region as the channel length becomes shorter, the effect of substrate bias on both the shift in and the slope of the subthreshold curves, and the effect of temperature on the subthreshold current characteristics. It is shown that all these effects can be incorporated into a simple one-dimensional model.
Keywords :
Field effect transistors; Semiconductor device models; field effect transistors; semiconductor device models; Circuits; Electrical engineering; Electron emission; FETs; Insulation; Large scale integration; Logic design; Subthreshold current; Telephony; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1974.1050462