DocumentCode :
879714
Title :
Anomalous Gate-Edge Leakage Induced by High Tensile Stress in NMOSFET
Author :
Liu, Po-Tsun ; Huang, Chen-Shuo ; Lim, Peng-Soon ; Lee, Da-Yuan ; Tsao, Shueh-Wen ; Chen, Chi-Chun ; Tao, Hun-Jan ; Mii, Yuh-Jier
Author_Institution :
Dept. of Photonics & Display Inst., Nat. Chiao Tung Univ., Hsinchu
Volume :
29
Issue :
11
fYear :
2008
Firstpage :
1249
Lastpage :
1251
Abstract :
Anomalously high gate tunneling current, induced by high-tensile-stress memorization technique, is reported in this letter. Carrier-separation measurement method shows that the increased gate tunneling current is originated from the higher gate-to-source/drain (S/D) tunneling current, which worsens when channel length is getting shorter. Also, the device with enhanced tensile strain exhibits 9% higher gate-to-S/D overlapping capacitance. These data indicate that the anomalously high gate tunneling current could be attributed to the high tensile strain that induces the effects of excessive lightly doped dopant diffusion and higher gate-edge damage. The proposed inference is confirmed by channel hot-electron stress.
Keywords :
MOSFET; capacitance; internal stresses; leakage currents; NMOSFET; carrier-separation measurement; channel hot-electron stress; channel length; dopant diffusion; gate tunneling current; gate-edge leakage; high tensile stress; overlapping capacitance; stress memorization; tensile strain; Gate leakage current; MOSFETs; stress memorization technique (SMT);
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2008.2005518
Filename :
4637837
Link To Document :
بازگشت