DocumentCode
883275
Title
I/sup 2/L with a self-aligned double-diffused injector
Author
Tokumaru, Yukuya ; Nakai, Masanori ; Shinozaki, Satoshi ; Ito, Shintaro ; Nishi, Yoshio
Volume
12
Issue
2
fYear
1977
fDate
4/1/1977 12:00:00 AM
Firstpage
109
Lastpage
114
Abstract
Reports the structure topology, and characterization of integrated injection logic (I/SUP 2/L/MTL) with a self-aligned double-diffused injector. It is shown that using the new structure, a lateral p-n-p transistor with effective submicron base width can be realized even by using standard photolithographic techniques. One of the features of the approach is the high injection efficiency. Another feature is the high current gain capability for n-p-n transistors. A power delay product of 0.06 pJ, a propagation delay time of 10 ns at the power dissipation of 80 /spl mu/W, and a packing density of 420 gates/mm/SUP 2/ have been obtained by single layer interconnections of 6 /spl mu/m details. A J-K flip-flop with clear and preset terminals has been fabricated to demonstrate the superiority of S/SUP 2/L to conventional I/SUP 2/L.
Keywords
Bipolar integrated circuits; Integrated logic circuits; bipolar integrated circuits; integrated logic circuits; Delay effects; Epitaxial layers; Impurities; Indium tin oxide; Logic; Parasitic capacitance; Power engineering and energy; Propagation delay; Research and development; Topology;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1977.1050856
Filename
1050856
Link To Document