Title :
On the gate capacitance limits of nanoscale DG and FD SOI MOSFETs
Author :
Ge, Lixin ; Gámiz, Francisco ; Workman, Glenn O. ; Veeraraghavan, Surya
Author_Institution :
Freescale Semicond., Austin, TX, USA
fDate :
4/1/2006 12:00:00 AM
Abstract :
An analytical total gate capacitance CG model for symmetric double-gate (DG) and fully depleted silicon-on-insulator (FD/SOI) MOSFETs of arbitrary Si film is developed and demonstrated. The model accounts for the effects of carrier-energy quantization and inversion-layer screening and is verified via self-consistent numerical solutions of the Poisson and Schrödinger equations. Results provide good physical insight regarding CG degradation due to quantization and screening governed by device structure and/or transverse electric field for nanoscale DG and FD/SOI MOSFETs. Two limits of CG at ON-state are then derived when the silicon film tSi approaches zero and infinity. The effect of inversion-layer screening on CG, which is significant for ultrathin Si-film DG MOSFETs, is quantitatively defined for the first time. The insightful results show that the two-dimensional screening length for DG MOSFETs is independent of the doping density and much shorter than the bulk Debye length as a result of strong structural confinement.
Keywords :
MOSFET; Poisson equation; Schrodinger equation; semiconductor device models; silicon-on-insulator; FD SOI MOSFET; Poisson equation; Schrodinger equation; Si; carrier energy quantization; gate capacitance limit; inversion layer screening; nanoscale DG MOSFET; Capacitance; Degradation; Doping; H infinity control; MOSFETs; Nanoscale devices; Poisson equations; Quantization; Semiconductor films; Silicon on insulator technology; CMOS modeling; double-gate (DG) MOSFETs; energy quantization; fully depleted silicon-on-insulator (FD/SOI); gate capacitance; inversion-layer screening;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2006.871412