DocumentCode :
883794
Title :
A serial-parallel multiplier using the NENDEP technology
Author :
Verjans, Jos R.
Volume :
12
Issue :
3
fYear :
1977
fDate :
6/1/1977 12:00:00 AM
Firstpage :
323
Lastpage :
325
Abstract :
A 12-bit serial-parallel multiplier has been integrated in the NENDEP technology. The features of a logic circuit using dynamic two-phase ratioed logic, combined with depletion load devices, are described. The basic cell structure of the multiplier, which accepts both positive and negative numbers represented in the two´s complement code, is given. Next the performance of the 12-bit multiplier is reported. The circuit operates at a frequency of 5 MHz with a 5-V supply and 0- to 12-V clock signals. Inputs and output are directly TTL-compatible. At higher voltages clock rates up to 7 MHz are allowed.
Keywords :
Digital arithmetic; Digital integrated circuits; Field effect integrated circuits; digital arithmetic; digital integrated circuits; field effect integrated circuits; Artificial intelligence; Clocks; Cutoff frequency; Dynamic range; Frequency response; Integrated circuit technology; Logic circuits; Parasitic capacitance; Pipelines; Threshold voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1977.1050904
Filename :
1050904
Link To Document :
بازگشت