Title :
A 622-Mb/s Mixed-Mode BPSK Demodulator Using a Half-Rate Bang-Bang Phase Detector
Author :
Kim, Duho ; Choi, Kwang-Chun ; Seo, Young-Kwang ; Kim, Hyunchin ; Choi, Woo-Young
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul
Abstract :
A new mixed-mode binary phase shift keying (BPSK) demodulator is demonstrated using a half-rate bang-bang phase detector commonly used in clock and data recovery (CDR) applications. This demodulator can be used for new home networking applications using already installed CATV lines. A prototype chip realized by 0.18-mum CMOS process can demodulate 622-Mb/s data at 1.4-GHz carrier frequency. At this data rate, the demodulator core consumes 27.5 mW from a 1.8 V power supply while the core chip area is 210 times 150 mum2. The transmission over 20-m CATV line using the prototype chip is successfully demonstrated.
Keywords :
CMOS integrated circuits; UHF integrated circuits; cable television; demodulators; mixed analogue-digital integrated circuits; phase detectors; phase shift keying; CATV; CMOS technology; UHF integrated circuits; binary phase shift keying; bit rate 622 Mbit/s; distance 20 m; frequency 1.4 GHz; half-rate bang-bang phase detector; home networking; mixed-mode BPSK demodulator; power 27.5 mW; size 0.18 mum; voltage 1.8 V; Binary phase shift keying; Communication switching; Demodulation; Detectors; Digital integrated circuits; Frequency; Home appliances; Phase detection; Phase locked loops; Prototypes; Binary phase shift keying; CATV; Costas-loop; demodulator; half-rate bang-bang phase detector; home networks; mixed-mode;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2008.2004327