Title :
A self-normalizing symbol synchronization lock detector for QPSK and BPSK
Author_Institution :
British Columbia Univ., Vancouver, BC, Canada
Abstract :
This paper presents a new lock detector structure for symbol timing recovery PLLs (Phase Lock Loops), which operate in QPSK. (Quaternary Phase Shift Keying) and BPSK (Binary Phase Shift Keying) receivers in AWGN (Additive White Gaussian Noise) channels. The lock detector requires only 2 samples/symbol, which coincide with those required for the Gardner timing error detector. Simulation results are used to characterize the detector´s behavior quantitatively. Both rectangular and square-root raised-cosine baseband data pulses are treated. It emerges that the lock detector has two very useful qualities. First, it is self-normalizing, and, secondly, the channel ES/N0 ratio can be easily determined from its value when the receiver is locked. Finally, a simple hardware structure is found for the lock metric computation process, which allows for its efficient implementation within an FPGA (Field Programmable Gate Array) or ASIC (Application Specific Integrated Circuit).
Keywords :
AWGN channels; application specific integrated circuits; error detection; field programmable gate arrays; phase locked loops; phase shift keying; quadrature phase shift keying; synchronisation; ASIC; AWGN channels; BPSK; FPGA; Gardner timing error detector; QPSK; additive white Gaussian noise channels; application specific integrated circuit; binary phase shift keying; field programmable gate array; lock metric computation process; phase lock loops; quaternary phase shift keying; self-normalizing symbol synchronization lock detector; symbol timing recovery; AWGN; Additive white noise; Application specific integrated circuits; Binary phase shift keying; Detectors; Field programmable gate arrays; Phase detection; Phase shift keying; Quadrature phase shift keying; Timing;
Journal_Title :
Wireless Communications, IEEE Transactions on
DOI :
10.1109/TWC.2006.1611058