• DocumentCode
    885173
  • Title

    Counting with Majority-Logic Networks

  • Author

    Price, J.E.

  • Author_Institution
    Fairchild Semiconductor Research and Development Lab., Palo Alto, Calif.
  • Issue
    2
  • fYear
    1965
  • fDate
    4/1/1965 12:00:00 AM
  • Firstpage
    256
  • Lastpage
    260
  • Abstract
    A method is developed for the design of arbitrary length counters using three-input majority elments. The iterative nature of the design leads to circuits of extreme simplicity and regularity. The system is dc triggered, hence operating correctly regardless of the rise time or width of the clock signal. As the method does not utilize master-slave techniques, only a single-phase clock is required. A practical embodiment of the system is presented, giving correct operation at clock rates in excess of 50 Mc/s. With more sophisticated high-speed circuitry, correct operation at clock rates in excess of 100 Mc/s should be readily attainable.
  • Keywords
    Boolean functions; Clocks; Equations; Functional programming; Game theory; Sequential circuits;
  • fLanguage
    English
  • Journal_Title
    Electronic Computers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0367-7508
  • Type

    jour

  • DOI
    10.1109/PGEC.1965.264257
  • Filename
    4038413