• DocumentCode
    886958
  • Title

    Analog-binary CCD correlator: a VLSI signal processor

  • Author

    Gandolfo, David A. ; Tower, John R. ; Pridgen, Junius I. ; Munroe, Scott C.

  • Volume
    14
  • Issue
    2
  • fYear
    1979
  • fDate
    4/1/1979 12:00:00 AM
  • Firstpage
    518
  • Lastpage
    525
  • Abstract
    Designs of key sections of a 512-stage correlator are discussed. The chip measures nearly 400 by 300 mils and contains all circuits necessary to accept and store a reference code and compare it to a signal. In addition, it contains many support circuits including the clock logic and drivers, code load logic, and TTL-to-MOS converters. Design of the floating-gate tap structure minimizes code-dependent bias, harmonic distortion, and tap-to-tap nonuniformity, while holding power dissipation to 1 mW per tap. Electron-beam lithography was used to produce photomasks with low defect density and tight dimensional tolerances over the array.
  • Keywords
    Analogue-digital conversion; Charge-coupled device circuits; Computerised signal processing; Large scale integration; analogue-digital conversion; charge-coupled device circuits; computerised signal processing; large scale integration; Charge coupled devices; Clocks; Correlators; Driver circuits; Harmonic distortion; Logic circuits; Process design; Semiconductor device measurement; Signal processing; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1979.1051205
  • Filename
    1051205