DocumentCode :
887354
Title :
Bipolar transistor design for optimized power-delay logic circuits
Author :
Tang, D.D. ; Solomon, Paul M.
Volume :
14
Issue :
4
fYear :
1979
fDate :
8/1/1979 12:00:00 AM
Firstpage :
679
Lastpage :
684
Abstract :
This design optimization scheme provides a procedure for tailoring the impurity doping profile of the transistor so that the performance of the logic circuit can be optimized at a specific power dissipation level and a given lithographic line width. It is shown that the condition of the optimized circuit performance dictates a set of relationships between the transistor structure, the logic voltage swing, and the value of the circuit elements. This paper further discusses the relation between the circuit properties and the transistor size, which becomes smaller as the lithography advances. It is concluded that as the horizontal dimensions are reduced, the vertical dimension of the transistor must be reduced, the impurity density increased, and the current density increased in order to increase the circuit speed. A simple relationship between the lithographic line width and the vertical structure is given which enables one to predict the power-speed performance for the reduced structure.
Keywords :
Bipolar integrated circuits; Integrated circuit technology; Integrated logic circuits; bipolar integrated circuits; integrated circuit technology; integrated logic circuits; Bipolar transistors; Circuit optimization; Current density; Design optimization; Doping profiles; Impurities; Lithography; Logic circuits; Power dissipation; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1979.1051244
Filename :
1051244
Link To Document :
بازگشت