Title :
A Model of Fringing Fields in Short-Channel Planar and Triple-Gate SOI MOSFETs
Author :
Ernst, Thomas ; Ritzenthaler, Romain ; Faynot, Olivier ; Cristoloveanu, Sorin
Author_Institution :
MINATEC, Grenoble
fDate :
6/1/2007 12:00:00 AM
Abstract :
The fringing fields induced by the drain and the source through the buried oxide (BOX) and substrate of short-channel silicon-on-insulator (SOI) MOSFETs cause a lowering of the threshold voltage. A physics-based model of the lateral coupling between the drain and the front channel is proposed. This simple 2-D model is based on conformal mapping and provides an accurate analytical description of the electrostatic potential in the BOX and particularly at the back interface (film BOX). The model includes the substrate-depletion effect. The main interest of the fringing field modeling is the optimization of the device dimensions and architecture (BOX thickness versus channel length, substrate doping, etc.) in sub-100-nm CMOS generations. This model can be used to evaluate the scalability of various architectures like fully depleted SOI, ground-plane MOSFET, double-gate MOSFET, and SOI on low-k BOX. It is also useful for the compact modeling of the body factor and the short-channel effects. The model is universal and naturally extends to the 3-D case of FinFET and triple-gate architectures. The coupling between the lateral gates through the BOX in narrow FinFET-like devices is shown to dominate the drain-to-body or the substrate-to-body coupling.
Keywords :
MOSFET; conformal mapping; electrostatics; semiconductor device models; silicon-on-insulator; 2-D model; FinFET; Si-SiO2; body factor; buried oxide; conformal mapping; double-gate MOSFET; electrostatic potential; fringing fields; fully depleted SOI; ground-plane MOSFET; lateral coupling; physics-based model; short-channel planar MOSFET; short-channel silicon-on-insulator MOSFET; size 100 nm; substrate-depletion effect; triple-gate SOI MOSFET; Conformal mapping; Doping; Electrostatic analysis; MOSFETs; Scalability; Semiconductor device modeling; Semiconductor process modeling; Silicon on insulator technology; Substrates; Threshold voltage; Electrostatic analysis; MOS devices; interface phenomena; silicon-on-insulator (SOI) technology;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2007.895241