DocumentCode :
890525
Title :
A 4 /spl mu/m NMOS NAND structure PLA
Volume :
16
Issue :
2
fYear :
1981
fDate :
4/1/1981 12:00:00 AM
Firstpage :
103
Lastpage :
107
Abstract :
A PLA of NAND structure, using a NMOS Si gate process, has been developed to minimize chip area and maintain medium fast speed. The smallest memory cell size of 7/spl times/9 /spl mu/m is achieved by using ion implantation for PLA bit programming with 4 /spl mu/m design rules. Dynamic clocking scheme and self-timing circuits which are used in this PLA are described. With PLA size at 20/spl times/20/spl times/20, transistor size of 8 /spl mu/m/4 /spl mu/m, and cell size of 7/spl times/12 /spl mu/m, an internal access time of 150 ns is achieved with an external 4 MHz clock. Measured circuit power dissipation is 20 mW under normal conditions.
Keywords :
Field effect integrated circuits; Integrated logic circuits; Integrated memory circuits; NAND circuits; field effect integrated circuits; integrated logic circuits; integrated memory circuits; Cameras; Charge coupled devices; Charge-coupled image sensors; Colored noise; Crosstalk; MOS devices; Optical arrays; Optical filters; Programmable logic arrays; Solid state circuits;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1981.1051550
Filename :
1051550
Link To Document :
بازگشت