DocumentCode :
891458
Title :
Charge-coupled analog-to-digital converter
Volume :
16
Issue :
6
fYear :
1981
fDate :
12/1/1981 12:00:00 AM
Firstpage :
621
Lastpage :
626
Abstract :
Reports on the experimental results of a 4-bit charge-coupled A/D converter which was proposed earlier by the authors, and has been implemented in a monolithic chip form. It was fabricated using p-channel CCD technology and has a die size of 4200 mil/SUP 2/. The typical operating frequency range was from 250 Hz to 100 kHz. A discussion is made on a layout technique to conserve the nominal binary ratio of (8:4:2:1) among the areas of four charge-measuring potential wells (M wells). The effect of `dump slot´, which has been hypothesized as the cause of excessive nonlinearity (≥1/2 LSB) in the A/D conversion, is described. A novel input scheme called `slot zero insertion´, which has been devised to circumvent the `dump slot´ effect, is described.
Keywords :
Analogue-digital conversion; Charge-coupled device circuits; analogue-digital conversion; charge-coupled device circuits; Analog-digital conversion; Charge coupled devices; Charge measurement; Circuits; Clocks; Current measurement; Electrodes; Frequency; Logic; Prototypes;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1981.1051653
Filename :
1051653
Link To Document :
بازگشت