• DocumentCode
    892585
  • Title

    Micropower switched capacitor biquadratic cell

  • Author

    Krummenacher, François

  • Volume
    17
  • Issue
    3
  • fYear
    1982
  • fDate
    6/1/1982 12:00:00 AM
  • Firstpage
    507
  • Lastpage
    512
  • Abstract
    The implementation of the double correlated sampling noise reduction technique in conventional strays-insensitive switched capacitor biquad building blocks is described. The function is performed by an offset cancellation circuit which is incorporated into the structure without the use of any additional capacitor, only minor modifications in the switching topology, and one supplementary clock phase. Consequently, a significant reduction of the low-frequency (1/f) noise is made possible and the usual differential amplifiers may be replaced by simple inverting amplifiers operated in class AB, featuring high-speed, low-quiescent power dissipation and low noise. An experimental micropower SC biquadratic filter section designed for `leapfrog´ or `follow-the-leader feedback´ structures has been developed using high gain (>80 dB) CMOS push/pull inverting amplifiers together with a three-phase clocking sequence. The integrated circuit, implemented in a low-voltage Si-gate CMOS process, achieves excellent accuracy and less than 5 μW power dissipation with a 32 kHz sampling rate and ±1.5 V supplies; dynamic range is 66 dB.
  • Keywords
    Active filters; Field effect integrated circuits; Switched capacitor networks; Switched filters; active filters; field effect integrated circuits; switched capacitor networks; switched filters; Circuit noise; Circuit topology; Clocks; Differential amplifiers; Low-frequency noise; Noise reduction; Power dissipation; Sampling methods; Switched capacitor circuits; Switching circuits;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1982.1051767
  • Filename
    1051767