DocumentCode :
892897
Title :
A critique of network speed in VLSI models of computation
Author :
Bilardi, Gianfranco ; Pracchi, Michele ; Preparata, Franco P.
Volume :
17
Issue :
4
fYear :
1982
Firstpage :
696
Lastpage :
702
Abstract :
Evaluates various proposed VLSI models of computation. While there is a consensus on the appraisal of chip area, controversy remains with regard to computation time. Thus, the authors have analyzed in detail the propagation of signals on disperse lines. The results are expressed in terms of adimensional parameters characteristic of any given fabrication technology. The conclusion is that both current and projected silicon technologies fall within the realm of the capacitive model where a dispersive line can be replaced by a capacitance proportional to its length. Diffusion phenomena therefore appear to exceed the present VLSI horizon.
Keywords :
Large scale integration; Semiconductor device models; large scale integration; semiconductor device models; Area measurement; Computational modeling; Computer displays; Computer networks; Costs; Fabrication; Semiconductor device measurement; Time measurement; Very large scale integration; Wires;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1982.1051799
Filename :
1051799
Link To Document :
بازگشت