DocumentCode
893239
Title
An 8Kx8 dynamic RAM with self-refresh
Author
Kung, Roger I. ; Flannagan, Stephen T. ; Spitz, Jonathan N.
Volume
17
Issue
5
fYear
1982
Firstpage
863
Lastpage
871
Abstract
The device uses a standard NMOS one-transistor cell and is fabricated with a double polysilicon HMOS technology using polysilicon word lines and folded metal bit lines. Self-refresh is implemented with an on-chip timer, arbiter, and refresh counter. A high-speed arbiter resolves conflicts between refresh cycles and memory accesses. A `ready´ output is provided to the processor. A multiplexed bus is provided in the array to carry column addresses and also I/O data paths. Another multiplexed bus is used for data lines between the input buffers, write buffers, secondary sense amplifiers, and output buffers. Redundant rows and columns are used for increased manufacturing yield. Polysilicon fuses are electrically programmed to select redundant elements.
Keywords
Field effect integrated circuits; field effect integrated circuits; DRAM chips; Decoding; Electronics packaging; Logic design; Microprocessors; Pins; Random access memory; Read-write memory; Signal design; Sockets;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1982.1051832
Filename
1051832
Link To Document