• DocumentCode
    893913
  • Title

    A Single Chip Digital Signal Processor and Its Application to Real-Time Speech Analysis

  • Author

    Hagiwara, Yoshimune ; Kita, Yuzo ; Miyamoto, Takanori ; Toba, Yoshitomi ; Hara, Hideo ; Akazawa, Takashi

  • Volume
    18
  • Issue
    1
  • fYear
    1983
  • Firstpage
    91
  • Lastpage
    99
  • Abstract
    A single chip high-performance digital signal processor (HSP) has been developed for speech, telecommunication, and other applications. The HSP uses 3 µm CMOS technology and its architecture features floating point arithmetic and pipeline structure. By adoption of floating point arithmetic, data covering a wide dynamic range (up to 32 bits) can be manipulated. The input clock frequency is 16 MHz, and the instruction cycle time is 250 ns. Efficient signal processing instructions and a large internal memory (program ROM: 512 words; data RAM: 200 words; data ROM: 128 words) make it possible to construct a compact speech analysis circuit by the LPC (PARCOR) method with two HSP´s. This paper describes HSP architecture, LSI design, and a speech analysis application.
  • Keywords
    Field effect integrated circuits; Large scale integration; Microprocessor chips; Signal processing; Speech analysis and processing; CMOS technology; Clocks; Digital signal processors; Dynamic range; Floating-point arithmetic; Frequency; Pipelines; Read only memory; Speech analysis; Speech processing;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1983.1051904
  • Filename
    1051904