Title :
Using soft secondary electron programming to reduce drain disturb in floating-gate NOR flash EEPROMs
Author :
Kumar, P. Bharath ; Nair, Deleep R. ; Mahapatra, Souvik
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Mumbai, India
fDate :
3/1/2006 12:00:00 AM
Abstract :
A novel concept of soft secondary electron programming (SSEP) is introduced and shown to be a promising programming scheme for scaled NOR flash electrically erasable programmable read-only memories. Although the mechanism is similar to that of the channel-initiated secondary electron (CHISEL) programming, SSEP uses an "optimum" substrate bias that results in a lower drain disturb compared with both channel hot electron (CHE) and conventional CHISEL programming schemes. The concept behind minimizing drain disturb is discussed. SSEP is shown to give faster programming and lower disturb than CHE at all operating conditions, as well as better program/disturb margin compared with conventional CHISEL programming at similar program speed or disturb time. The effect of repeated program/erase cycling using SSEP is compared against CHE and CHISEL cycling.
Keywords :
circuit reliability; flash memories; hot carriers; logic gates; CHISEL programming; NOR flash EEPROM; band-to-band tunneling; channel hot electron programming; channel-initiated secondary electron programming; cycling endurance; drain disturb reduction; electrically erasable programmable read-only memories; floating-gate flash EEPROM; soft secondary electron programming; Channel hot electron injection; EPROM; Impact ionization; MOSFETs; Nonvolatile memory; PROM; Substrates; Threshold voltage; Tunneling; Voltage control; Band-to-band tunneling; channel hot electron (CHE); channel-initiated secondary electron (CHISEL); cycling endurance; drain disturb; flash electrically erasable programmable read-only memory (EEPROM); secondary electrons;
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
DOI :
10.1109/TDMR.2006.871149