DocumentCode :
896092
Title :
An automatic error cancellation technique for higher accuracy A/D converters
Author :
Tsukada, Toshiro ; Takagi, Katsuaki ; Kita, Yuzo ; Nagata, Minoru
Volume :
19
Issue :
2
fYear :
1984
fDate :
4/1/1984 12:00:00 AM
Firstpage :
266
Lastpage :
268
Abstract :
An automatic error cancellation technique for higher accuracy successive-approximation analog/digital (A/D) converters is described. The technique uses a binary-weighted capacitor array as its own reference, and no other special elements are required for capacitor mismatch compensation. Experimental results indicate that more than 14-bit A/D conversion can be performed on a conventional MOS IC chip without trimming.
Keywords :
Analogue-digital conversion; analogue-digital conversion; Bismuth; CMOS logic circuits; CMOS technology; Capacitors; Circuit testing; Clocks; Degradation; Delay; Inverters; Logic testing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1984.1052130
Filename :
1052130
Link To Document :
بازگشت