DocumentCode
896391
Title
DIGEST: a digital filter evaluation and simulation tool for MOS VLSI filter implementations
Author
Claesen, Luc J M ; De Man, Hugo J. ; Vandewalle, Joos
Volume
19
Issue
3
fYear
1984
fDate
6/1/1984 12:00:00 AM
Firstpage
414
Lastpage
424
Abstract
A designer-oriented CAD tool which aids in the efficient implementation of MOS VLSI digital filters is presented. Two operation levels are provided: (1) a high level for direct filter analysis; and (2) a bit-parallel level for hardware-oriented simulations. Both levels used the same user specifiable macromodels and act on single or multiple rate digital filters with arbitrary topology. In addition to the direct analyses in the time and frequency domains, new analysis techniques are provided for the thorough characterization of finite-wordlength effects, such as noise, offset, output error, and small-scale limit cycles. These direct analyses avoid time-consuming simulations of digital filters which cannot guarantee proper operation with the actual quantizations. The DIGEST program provides a tool for the actual quantizations, as well as a tool for the verification of the effect of the designer´s decisions on the filter characteristics.
Keywords
Circuit analysis computing; circuit analysis computing; Analytical models; Design automation; Digital filters; Energy consumption; Hardware; Limit-cycles; Quantization; Telephony; Topology; Very large scale integration;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1984.1052157
Filename
1052157
Link To Document