• DocumentCode
    896476
  • Title

    Half-V/SUB DD/ bit-line sensing scheme in CMOS DRAMs

  • Author

    Lu, Nicky Chau-chun ; Chao, Hu H.

  • Volume
    19
  • Issue
    4
  • fYear
    1984
  • fDate
    8/1/1984 12:00:00 AM
  • Firstpage
    451
  • Lastpage
    454
  • Abstract
    A sensing scheme in which the bit line is precharged to half V/SUB DD/ is introduced for CMOS DRAMs. The proposed circuitry uses a PMOS memory array and incorporates the following features: (1) a complementary sense amplifier consisting of NMOS and PMOS cross-coupled pairs; (2) clocked pulldown of the latching node; (3) complementary clocking of the PMOS pullup; (4) full-sized dummy cell generation of reference potential for sensing; (5) shorting transistor to equalize precharge potential of bit lines; and (6) depletion NMOS decoupling transistors for multiplexing bit lines. The study shows that the half-V/SUB DD/ bit-line sensing scheme has several unique advantages, especially for high-performance high-density CMOS DRAMs, which compared to the full-V/SUB DD/ bit-line sensing scheme used for NMOS memory arrays or the grounded bit-line sensing scheme for PMOS arrays in CMOS DRAMs.
  • Keywords
    Field effect integrated circuits; Integrated memory circuits; Random-access storage; field effect integrated circuits; integrated memory circuits; random-access storage; CMOS technology; Circuits; Clocks; Latches; MOS devices; Power generation; Random access memory; Signal restoration; Timing; Voltage;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1984.1052165
  • Filename
    1052165