DocumentCode :
896968
Title :
Deterministic model and transient analysis of virtual circuits
Author :
Agrawala, Ashok K. ; Jain, Bijendra N.
Author_Institution :
Dept. of Comput. Sci., Maryland Univ., College Park, MD, USA
Volume :
19
Issue :
2
fYear :
1993
fDate :
2/1/1993 12:00:00 AM
Firstpage :
187
Lastpage :
197
Abstract :
A model for a virtual circuit in the form of a tandem of servers that process incoming packets using a FIFO (first-in, first-out) discipline is proposed. The service times are assumed to be known completely. These may differ from packet to packet and from server to server. The model permits a variety of buffer or transit time constraints to be incorporated into the model. Several results that help one to understand the transient behavior of a virtual circuit are presented. On the basis of these results, a number of schemes that may be used to determine the time when the next packet must be sent over the network are presented. Transit delay and throughput are used to evaluate a given schedule. Solutions are given for maximum throughput, minimum transit delay, and maximum throughput under transit delay constraints. It is expected that these results will have a substantial bearing on the study of congestion control policies in computer networks, particularly those based on predicting network behavior
Keywords :
computer networks; delays; open systems; FIFO; computer networks; congestion control; deterministic model; maximum throughput; minimum transit delay; service times; tandem of servers; throughput; transient analysis; transit delay; transit time constraints; virtual circuits; Circuit analysis; Computer networks; Computer science; Delay; Processor scheduling; Relays; Routing; Throughput; Time factors; Transient analysis;
fLanguage :
English
Journal_Title :
Software Engineering, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-5589
Type :
jour
DOI :
10.1109/32.214835
Filename :
214835
Link To Document :
بازگشت