DocumentCode
897182
Title
Interconnect noise analysis and optimization in deep submicron technology
Author
Elgamel, M.A. ; Bayoumi, M.A.
Volume
3
Issue
4
fYear
2003
fDate
6/25/1905 12:00:00 AM
Firstpage
6
Lastpage
17
Abstract
The migration to using ultra deep submicron (UDSM) process, 0.25 μm or below, necessitates new design methodologies and EDA tools to address the new design challenges. One of the main challenges is noise. All different types of deep submicron such as cross talk, leakage, supply noise and process variations are obstacles in the way of achieving the desired level of noise immunity without giving up the improvement achieved in performance and energy efficiency. This article describes research directions and various levels of design abstraction to handle the interconnect challenges. These directions include approaches to adopt new analytical methods for interconnects, physical design levels and finally ways to face these challenges early in a higher level of the design process.
Keywords
VLSI; circuit optimisation; integrated circuit interconnections; integrated circuit modelling; integrated circuit noise; 0.25 micron; EDA tools; UDSM; cross talk; deep submicron technology; energy efficiency; interconnect design performance; interconnect noise analysis; interconnect optimization; leakage; noise immunity; physical design levels; process variations; supply noise; ultra deep submicron process; Capacitance; Circuit noise; Circuits and systems; Clocks; Integrated circuit interconnections; Integrated circuit technology; Power system interconnection; Threshold voltage; Wire; Wiring;
fLanguage
English
Journal_Title
Circuits and Systems Magazine, IEEE
Publisher
ieee
ISSN
1531-636X
Type
jour
DOI
10.1109/MCAS.2003.1267064
Filename
1267064
Link To Document