• DocumentCode
    898583
  • Title

    A CMOS Design Strategy for Bit-Serial Signal Processing

  • Author

    Murray, Alan F. ; Denyer, Peter B.

  • Volume
    20
  • Issue
    3
  • fYear
    1985
  • fDate
    6/1/1985 12:00:00 AM
  • Firstpage
    746
  • Lastpage
    753
  • Abstract
    We present a summary of the features and successes of a Silicon Compiler (FIRST) for LSI nMOS bit-serial signal processors. A replacement cell library of CMOS operators has been designed for the compilation of true VLSI bit-serial signal processors. The cell library is implemented in 2.5-/spl mu/m buIk CMOS technology, and maintains a consistent performance of 20 MHz. We describe the design philosophy and style behind the CMOS cells, detailing the dynamic logic style used, its layout and testability. As an example of the capability of the library, we discuss a full-precision complex multiplier.
  • Keywords
    CMOS integrated circuits; Digital integrated circuits; VLSI; CMOS process; CMOS technology; Large scale integration; Libraries; Logic testing; MOS devices; Signal design; Signal processing; Silicon compiler; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1985.1052377
  • Filename
    1052377