DocumentCode
899140
Title
Novel low-voltage BiCMOS digital circuits employing a lateral p-n-p BJT in a p-MOS structure
Author
Rofail, S.S. ; Seng, Y.K.
Author_Institution
Sch. of Electr. & Electron. Eng., Nanyang Technol. Inst., Singapore
Volume
143
Issue
2
fYear
1996
fDate
4/1/1996 12:00:00 AM
Firstpage
83
Lastpage
90
Abstract
A new BiCMOS buffer circuit and its NAND logic gate implementation for low-voltage environments are presented. The circuit, based on a standard BiCMOS process, employs a lateral p-n-p BJT in a p-MOS structure to trap a charge during the pull-up cycle and using it to speed up the pull-down cycle. The analysis, simulations and SPICE results are based on the submicron technologies and they are used to confirm the functionality of the circuit and evaluate its performance. The comparison with previous circuits is carried out in terms of speed, output voltage swing and power dissipation. The results show that a large voltage swing at a high speed is achievable under 2.2 V operation. The BiFET action in the BiCMOS circuit design has been verified by some experimental results
Keywords
BiCMOS logic circuits; SPICE; circuit CAD; digital circuits; logic gates; BiCMOS circuit design; BiCMOS digital circuits; NAND logic gate implementation; SPICE results; digital circuits; lateral p-n-p BJT; p-MOS structure;
fLanguage
English
Journal_Title
Circuits, Devices and Systems, IEE Proceedings -
Publisher
iet
ISSN
1350-2409
Type
jour
DOI
10.1049/ip-cds:19960016
Filename
494175
Link To Document