Title :
A 2-V amplitude-linear phase-locked loop
Author :
Wilcox, Milton E.
fDate :
12/1/1986 12:00:00 AM
Abstract :
An amplitude-linear phase-locked loop which consumes less than 1 mW from a 2-V supply when operating at 100 kHz has been implemented in conventional 4-μm CMOS. Obtaining reliable MOS analog operation at low voltages constrains the circuit approaches available and forces large device geometries. Sample-data techniques are applied to realize a low-voltage CMOS equivalent to the bipolar multiplier, and a voltage-controlled oscillator control buffer is used to define a linear frequency characteristic. The measured performance demonstrates suitability for portable tone-decoding and FM demodulation applications.
Keywords :
CMOS integrated circuits; Linear integrated circuits; Phase-locked loops; linear integrated circuits; phase-locked loops; Analog circuits; CMOS technology; Demodulation; Frequency; Geometry; MOSFETs; Phase locked loops; Pollution measurement; Threshold voltage; Voltage-controlled oscillators;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1986.1052632