DocumentCode :
901854
Title :
Feasibility of an ultra-high-speed Josephson multiplier
Author :
Kotani, Seigo ; Fujimaki, Norio ; Morohashi, Shin´ichi ; Ohara, Shiro ; Hasuo, Shinya
Volume :
22
Issue :
1
fYear :
1987
fDate :
2/1/1987 12:00:00 AM
Firstpage :
98
Lastpage :
103
Abstract :
The authors discuss the design, fabrication, and evaluation of a Josephson multiplier model featuring all-niobium junctions. They designed a 16-bit × 16-bit parallel multiplier and fabricated its critical path model consisting of 828 gates. The circuit was designed using modified variable threshold logic (MVTL) OR-gates and single-junction AND gates. These gates consisted of Nb/AlO/SUB x//Nb Josephson junctions, Nb wiring, Mo resistors, and SiO/SUB 2/ insulators. Both the minimum linewidth and junction diameter were 2.5 μm. The observed multiplication time using the critical path model was 1.1 ns. The propagation delay due to the interconnecting wiring was estimated to be 0.20 ns, and the longest path of the circuit consisted of 103 gates. Thus the average gate delay in the circuit was estimated to be 8.7 ps/gate. These results point to the possibility of an ultra high-speed multiplier, about five times faster than any semiconductor device.
Keywords :
Integrated logic circuits; Multiplying circuits; Superconducting junction devices; Superconducting logic circuits; integrated logic circuits; multiplying circuits; superconducting junction devices; superconducting logic circuits; Delay estimation; Fabrication; Insulation; Josephson junctions; Logic circuits; Logic design; Niobium; Propagation delay; Resistors; Wiring;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1987.1052677
Filename :
1052677
Link To Document :
بازگشت