DocumentCode
902503
Title
A high-speed digital filter LSI for video signal processing
Author
Abe, Masahide ; Kokubun, Hideki ; Aida, Tahito ; Goto, Katsuyuki ; Kobayashi, Ki-ichi
Volume
22
Issue
3
fYear
1987
fDate
6/1/1987 12:00:00 AM
Firstpage
396
Lastpage
402
Abstract
A ninth-order symmetrical filter has been developed for use in two-dimensional (2-D) processing in TV video systems, especially in high-definition TV receivers. A 2-D filter that is composed of only two types of LSIs (one-dimensional (1-D) digital filter LSI and delay-line) is discussed. The architecture of the digital filter LSI and circuit techniques are presented to obtain high-speed operation, to save chip area, and to decrease power consumption. The order and the transfer function of the filter can be altered by means of the external terminals. The chip, achieved through 2-μm CMOS technology, contains about 52000 transistors and occupies an area of 50 mm/SUP 2/. It operates at a high clock frequency of over 33 MHz, and dissipates only 600 mW of power.
Keywords
CMOS integrated circuits; Digital filters; Large scale integration; Picture processing; Signal processing equipment; Television equipment; Video signals; digital filters; large scale integration; picture processing; signal processing equipment; television equipment; video signals; CMOS technology; Circuits; Delay; Digital filters; HDTV; High definition video; Large scale integration; TV receivers; Two dimensional displays; Video signal processing;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1987.1052738
Filename
1052738
Link To Document