• DocumentCode
    902852
  • Title

    A comparison of CMOS circuit techniques: differential cascode voltage switch logic versus conventional logic

  • Author

    Chu, Kan M. ; Pulfrey, David L.

  • Volume
    22
  • Issue
    4
  • fYear
    1987
  • fDate
    8/1/1987 12:00:00 AM
  • Firstpage
    528
  • Lastpage
    532
  • Abstract
    Differential cascode voltage switch (DCVS) logic is a CMOS circuit technique that has potential advantages over conventional NAND/NOR logic in terms of circuit delay, layout density, power dissipation, and logic flexibility. A detailed comparison of DCVS logic and conventional logic is carried out by simulation, using SPICE, of the performance of full adders designed using the different circuit techniques. The parameters compared are: input gate capacitance, number of transistors required, propagation delay time, and average power dissipation. In the static case, DCVS appears to be superior to full CMOS in regards to input capacitance and device count but inferior in regards to power dissipation. The speeds of the two technologies are similar. In the dynamic case, DCVS can be faster than more conventional CMOS dynamic logic, but only at the expense of increased device count and power dissipation.
  • Keywords
    CMOS integrated circuits; Circuit analysis computing; Integrated logic circuits; circuit analysis computing; integrated logic circuits; CMOS logic circuits; CMOS technology; Capacitance; Flexible printed circuits; Logic circuits; Logic design; Power dissipation; Switches; Switching circuits; Voltage;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.1987.1052767
  • Filename
    1052767