DocumentCode :
903447
Title :
A CMOS chip pair for digital TV
Author :
Suzuki, Seigo ; Kawai, Kiyoyuki ; Muramatsu, Kunio
Volume :
22
Issue :
5
fYear :
1987
fDate :
10/1/1987 12:00:00 AM
Firstpage :
835
Lastpage :
840
Abstract :
A two-chip digital TV with the potential for 650 horizontal lines of resolution and implemented with 195 K transistors has been described. Both are fabricated in 1.5-μm double-metal CMOS technology and assembled in plastic packages. The video processor with a 2 H one-transistor cell dynamic RAM line memory contains 140 K transistors in a 62-mm/SUP 2/ chip, operates up to 50 MHz, and dissipates 250 mW at 14.3 MHz. The synchronous processor dissipates 110 mW at 14.3 MHz.
Keywords :
CMOS integrated circuits; Colour television receivers; Computerised signal processing; Digital communication systems; Microprocessor chips; Telecommunications computing; VLSI; Video signals; colour television receivers; computerised signal processing; digital communication systems; microprocessor chips; telecommunications computing; video signals; Band pass filters; CMOS technology; Clamps; Digital TV; Frequency; Logic arrays; Logic design; Plastic packaging; Programmable logic arrays; Signal processing;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1987.1052820
Filename :
1052820
Link To Document :
بازگشت