DocumentCode
904597
Title
Methodology for efficiently inserting and condensing test points (CMOS ICs testing)
Author
Youssef, M. ; Savaria, Y. ; Kaminska, B.
Author_Institution
Ecole Polytech. de Montreal, Que., Canada
Volume
140
Issue
3
fYear
1993
fDate
5/1/1993 12:00:00 AM
Firstpage
154
Lastpage
160
Abstract
A technique for eliminating hard-to-test or untestable nodes in CMOS integrated circuits is presented. The technique is characterised by a speed degradation smaller than that introduced by others. Also, efficient methods for inserting and condensing test points in combinational circuits are introduced. The experimental results show that only few test points are needed to dramatically reduce the number of random patterns which are required to achieve very close to 100% fault coverage.
Keywords
CMOS integrated circuits; combinatorial circuits; integrated circuit testing; logic testing; CMOS ICs testing; combinational circuits; fault coverage; random patterns; speed degradation;
fLanguage
English
Journal_Title
Computers and Digital Techniques, IEE Proceedings E
Publisher
iet
ISSN
0143-7062
Type
jour
Filename
216579
Link To Document