DocumentCode
904730
Title
Random pattern testability of delay faults
Author
Savir, Jacob ; Mcanney, William H.
Author_Institution
IBM, Poughkeepsie, NY, USA
Volume
37
Issue
3
fYear
1988
fDate
3/1/1988 12:00:00 AM
Firstpage
291
Lastpage
300
Abstract
In a computer system, the maximum allowable propagation delay of the combinational logic networks between latches is equal to the interval between the system clocks. The objective of delay testing is to guarantee that the delay of the manufactured network falls within specifications. Here, the capability of random patterns to detect slow paths in combinational logic is analyzed. Formulas that relate the length of the test to the desired test quality are derived
Keywords
combinatorial circuits; logic testing; combinational logic networks; delay faults; latches; random pattern testability; system clocks; Circuit faults; Circuit testing; Clocks; Delay effects; Fault detection; Logic circuits; Logic design; Logic testing; Manufacturing; Propagation delay;
fLanguage
English
Journal_Title
Computers, IEEE Transactions on
Publisher
ieee
ISSN
0018-9340
Type
jour
DOI
10.1109/12.2166
Filename
2166
Link To Document