DocumentCode
907289
Title
Quasisaturation effect in high-voltage VDMOS transistors
Author
Sanchez, J.L. ; Gharbi, M. ; Tranduc, H. ; Rossel, P.
Author_Institution
Centre National de la Recherche Scientifique, Laboratoire d´´Automatique et d´´Analyse des Systémes, Toulouse, France
Volume
132
Issue
1
fYear
1985
fDate
2/1/1985 12:00:00 AM
Firstpage
42
Lastpage
46
Abstract
In this paper dealing with the so-called quasisaturation current limitation in high-voltage VDMOS transistors, the authors have given a linear law on the dependence of the on-state conductance on the square-root of the drain bias. A four-section model, taking into account the pinching of the drain epilayer by the space-charge extensions and the current spreading in the bulk, accounts for the quasisaturation phenomenon, and the linear behaviour of the empirical law is well verified. Finally, the scaling-up effects on the high-voltage-device current capability are discussed.
Keywords
insulated gate field effect transistors; power transistors; semiconductor device models; current capability; current spreading; drain bias; drain epilayer pinching; four-section model; high-voltage VDMOS transistors; onstate conductance; power transistor; quasisaturation current limitation; space-charge extensions;
fLanguage
English
Journal_Title
Solid-State and Electron Devices, IEE Proceedings I
Publisher
iet
ISSN
0143-7100
Type
jour
DOI
10.1049/ip-i-1.1985.0010
Filename
4643846
Link To Document