DocumentCode :
912018
Title :
WATPC: A Computer-Aided Design Package for Digital Bipolar Integrated Circuits
Author :
Teene, Andres Robert ; Elmasry, Mohamed I. ; Roulston, David J.
Volume :
1
Issue :
4
fYear :
1982
fDate :
10/1/1982 12:00:00 AM
Firstpage :
213
Lastpage :
219
Abstract :
Recent advances in integrated circuit technology have involved process development, device, and circuit optimization under scaled design rules. It is advantageous to be able to simulate the overall circuit performance under different conditions. A simulator which performs this task at the logic gate level becomes important. This paper describes such a simulator for digital bipolar integrated circuit families: WATPAC. WATPAC uses the process simulator SUPREM, the device simulator BIPOLE, and the circuit simulator WATAND. The input parameters to WATPAC are entered interactively. These consist of fabrication process parameters, layout design rules, a specification of the logic family, and a WATPAC predefined logic function. The WATPAC output consists of overall circuit performance data for the simulated function block. The output of WATPAC also includes the intermediate outputs of the process simulator, device simulator, and the circuit simulator.
Keywords :
Bipolar integrated circuits; Circuit optimization; Circuit simulation; Computational modeling; Design automation; Fabrication; Integrated circuit packaging; Integrated circuit technology; Logic devices; Logic gates;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1982.1270013
Filename :
1270013
Link To Document :
بازگشت