DocumentCode :
912641
Title :
Fault Modeling for Digital MOS Integrated Circuits
Author :
Hayes, John P.
Author_Institution :
Department of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, MI, USA
Volume :
3
Issue :
3
fYear :
1984
fDate :
7/1/1984 12:00:00 AM
Firstpage :
200
Lastpage :
208
Abstract :
A new fault modeling technique aimed at efficient simulation and test generation for complex digital MOS IC´s is described. It is based on connector-switch-attenuator (CSA) analysis, which employs purely digital models of switching transistors, resistive/capacitive elements, and their associated signals. The use of CSA networks to model the digital behavior, both static and dynamic, of MOS circuits is reviewed. It is shown that most physical failure modes in such circuits, including short-circuit, open-circuit, and delay faults, can be modeled more efficiently by CSA models than by conventional approaches. A generalized single stuck-line (GSSL) fault model is suggested as a uniform and practical method for fault representation.
Keywords :
Circuit faults; Circuit simulation; Circuit testing; Connectors; Delay; Digital integrated circuits; Integrated circuit modeling; Logic; MOS integrated circuits; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1984.1270076
Filename :
1270076
Link To Document :
بازگشت