DocumentCode :
914822
Title :
Partitioning and Placement Technique for CMOS Gate Arrays
Author :
Odawara, Gotaro ; Hiraide, Takahisa ; Nishina, Osamu
Author_Institution :
Department of Precision Engineering, Faculty of Engineering, University of Tokyo, Tokyo, Japan
Volume :
6
Issue :
3
fYear :
1987
fDate :
5/1/1987 12:00:00 AM
Firstpage :
355
Lastpage :
363
Abstract :
This paper describes an automatic partitioning and placement system for CMOS gate arrays utilizing two different kinds of data: circuit structure and hierarchical design data. Characteristic circuit structures such as the bus structure and the iterative structure are automatically extracted and handled like single cells in the placement process. The partitioning process has employed two processes: one is the bottom-up extraction of these structures, and the other is the top-down process, which divides the given circuit into several subcircuits. Making use of the partitioning results, the placement program is also carried out by two-level processes: subcircuit-level placement and cell-level placement. Through experiments, it has been proved that the proposed technique is effective for attaining better layout results.
Keywords :
Application specific integrated circuits; CMOS technology; Data mining; Design optimization; Logic design; Precision engineering; Process design; Shape; Tellurium; Transmission electron microscopy;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1987.1270280
Filename :
1270280
Link To Document :
بازگشت