• DocumentCode
    914969
  • Title

    Visual register-transfer description of VLSI microarchitectures

  • Author

    Nestor, John A.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Illinois Inst. of Technol., Chicago, IL, USA
  • Volume
    1
  • Issue
    1
  • fYear
    1993
  • fDate
    3/1/1993 12:00:00 AM
  • Firstpage
    72
  • Lastpage
    76
  • Abstract
    A new visual approach to creating and manipulating symbolic descriptions of VLSI microarchitectures at the register-transfer (RT) level is described. The MIES visual RT description provides a number of views of a microarchitecture´s datapath and controller that visually emphasize different aspects of a design. The key view ties together a symbolic description of the RT operations invoked by a controller with the flow and manipulation of data in the datapath. A prototype implementation demonstrates a number of interesting capabilities, which are illustrated using several examples.<>
  • Keywords
    VLSI; computer architecture; logic CAD; microprocessor chips; MIES visual RT description; VLSI microarchitectures; capabilities; datapath; manipulating symbolic descriptions; prototype implementation; register-transfer level; visual register-transfer description; Automata; Control systems; Encoding; Flowcharts; Hardware design languages; Microarchitecture; Navigation; Prototypes; Registers; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/92.219909
  • Filename
    219909