DocumentCode :
915150
Title :
Timing Analysis and Performance Improvement of MOS VLSI Designs
Author :
Jouppi, Norman P.
Author_Institution :
Western Research Laboratory, Digital Equipment Corp., Palo Alto, CA, USA, and Computer Systems Laboratory, Stanford University, Stanford, CA, USA
Volume :
6
Issue :
4
fYear :
1987
fDate :
7/1/1987 12:00:00 AM
Firstpage :
650
Lastpage :
665
Abstract :
TV is a MOS VLSI switch-level timing verifier. It has built-in direction-finding through pass transistors to minimize the number of false paths found, and has knowledge of clocking disciplines to increase the usefulness of timing analysis for chips with several clock phases. TV can find several distinct critical paths at once by using a modified breadth-first search, so that the number of runs of the timing verifier is reduced over systems providing single or multiple equivalent paths. It can analyze circuits with 40.000 transistors in under 30 min of VAX 11/780 CPU time. The IA is TV´s novel interactive timing advisor that provides incremental timing analysis. The IA can compute the effects of small design changes in circuits with 100 000 transistors using only seconds of CPU time. The IA Autopilot can propose and evaluate its own design changes.
Keywords :
Central Processing Unit; Circuit analysis; Circuit simulation; Clocks; Computational modeling; Digital systems; Performance analysis; TV; Timing; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1987.1270311
Filename :
1270311
Link To Document :
بازگشت