DocumentCode :
915235
Title :
Fast Methods for Switch-Level Verification of MOS Circuits
Author :
Reeves, Douglas S. ; Irwin, Mary Jane
Author_Institution :
Department of Computer Science, North Carolina State University, Raleigh, NC, USA
Volume :
6
Issue :
5
fYear :
1987
fDate :
9/1/1987 12:00:00 AM
Firstpage :
766
Lastpage :
779
Abstract :
Simulation of hardware is a commonly-used method for demonstrating that a circuit design will work for a restricted set of inputs. Verification is a method of proving a circuit design will work for all combinations of input values. Switch-level verification works directly from the circuit netlist. The performance of existing switch-level verifiers has been improved through a combination of techniques. First, efficient methods of finding paths in the switch-graph are developed. Secondly, static analysis of the switch-graph is proposed to accelerate verification of sequential logic. Thirdly, cell replication is exploited in a safe way to make possible the verification of large hierarchical circuit designs. These ideas have been implemented in a program called V, which is part of the Penn State Design System. Experimental results are presented.
Keywords :
Acceleration; Circuit simulation; Circuit synthesis; Computer science; Design automation; Fabrication; Hardware; Logic; Switches; Switching circuits;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1987.1270320
Filename :
1270320
Link To Document :
بازگشت