DocumentCode :
915252
Title :
Optimal Chaining of CMOS Transistors in a Functional Cell
Author :
Wimer, Shmuel ; Pinter, Ron Y. ; Feldman, Jack A.
Author_Institution :
IBM Israel Scientific Center, Technion City, Haifa, Israel
Volume :
6
Issue :
5
fYear :
1987
fDate :
9/1/1987 12:00:00 AM
Firstpage :
795
Lastpage :
801
Abstract :
We describe an algorithm that maps a CMOS circuit diagram into an area-efficient, high-performance layout in the style of a transistor chain. It is superior to other published algorithms of this kind in terms of the class of input circuits it accepts, its efficiency, and the quality of the results it produces. This algorithm is intended for the automatic generation of basic cells in a custom or semicustom design environment, thereby removing the burden of arduous mask definition from the designer. We show how our method was used to compose cells in a row into a functional slice (e.g. an adder) that can be used in, say, a data path.
Keywords :
Adders; Algorithm design and analysis; Circuit topology; Cities and towns; Design automation; Geometry; Routing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1987.1270322
Filename :
1270322
Link To Document :
بازگشت