DocumentCode :
915377
Title :
VLSI Layout Compaction with Grid and Mixed Constraints
Author :
Lee, Jin-Fuw ; Tang, Donald T.
Author_Institution :
IBM Thomas J. Watson Research Center, Yorktown Heights, NY, USA
Volume :
6
Issue :
5
fYear :
1987
fDate :
9/1/1987 12:00:00 AM
Firstpage :
903
Lastpage :
910
Abstract :
We investigate the modeling and solution techniques of VLSI layout compaction using the constraint graph approach under various practical design considerations. In particular, we extend the graph method to the compaction of VLSI layout with mixed grid constraints in addition to the usual minimum- and maximum-type constraints. This is a mixed integer problem. We show that it can be solved by the search of effectively longest paths, and a fast algorithm is presented
Keywords :
Circuit optimization; Circuit synthesis; Cities and towns; Compaction; Design methodology; Equations; Fabrication; Pins; Shape; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.1987.1270333
Filename :
1270333
Link To Document :
بازگشت