Title :
Fast acquisition clock and data recovery circuit with low jitter
Author :
Zhang, Ruiyuan ; La Rue, George S.
Author_Institution :
Washington State Univ., Pullman, WA, USA
fDate :
5/1/2006 12:00:00 AM
Abstract :
This paper presents a half-rate clock and data recovery circuit (CDR)that combines the fast acquisition of a phase selection (PS) delay-locked loop (DLL) with the low jitter of a phase-locked loop (PLL). The PLL acquisition time improves considerably with use of a phase frequency magnitude detector(PFMD) that feeds back an estimate of the magnitude of the frequency difference in addition to the sign. Measurements in 0.5μm CMOS technology show operation up to 700 Mb/s, a 7% acquisition range, an initial acquisition time of 8 bit times with jitter of 30% bit time, and jitter of 16 ps after the PLL acquires lock. With a phase frequency detector (PFD), the PLL locks in about 700 ns from an initial frequency difference of 7%. Measurements using a PFMD show the 700 ns PLL acquisition time is reduced on average by about a factor of 5 to 140 ns from an initial 7% frequency difference. The power dissipation is 300mW.
Keywords :
CMOS integrated circuits; clocks; delay lock loops; phase detectors; phase locked loops; timing jitter; 0.5 micron; 16 ps; 300 mW; PLL acquisition time; clock and data recovery circuit; delay-locked loop; digital phase-locked loops; frequency synthesis; half rate CDR; low jitter; phase frequency detector; phase frequency magnitude detector; phase selection; CMOS technology; Circuits; Clocks; Delay; Frequency estimation; Jitter; Phase detection; Phase frequency detector; Phase locked loops; Time measurement; Acquisition time; clocks; digital phase-locked loops; frequency synthesis; jitter; phase-locked loops;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2006.872705