DocumentCode :
918574
Title :
Aspects of memory hierarchy concepts extended to microcode-store level
Author :
Raymond, M.L.J. ; Pucknell, D.A.
Author_Institution :
Department of Defence Support, Defence Research Centre, Adelaide, Australia
Volume :
128
Issue :
6
fYear :
1981
fDate :
11/1/1981 12:00:00 AM
Firstpage :
255
Lastpage :
257
Abstract :
The high speed buffer or cache type of memory hierarchy is a widely used technique to provide an effective memory access speed up in the main memory of a computer system. The paper reviews the potential of extending cache techniques to the control memory level of a computer. A brief introductory review is made of microprogramming and cache techniques before discussing control-store cache applications and the advantages that should be made possible by the use of a hierarchial writeable control-store technique. So far, little quantitative measurement has been made of this type of memory hierarchy, and mention is made of work currently in progress to provide some of the information necessary to design such systems.
Keywords :
digital storage; control-store technique; hierarchical memory; main memory; memory access;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
DOI :
10.1049/ip-e.1981.0050
Filename :
4645060
Link To Document :
بازگشت