DocumentCode :
919542
Title :
Robust porous SiOCH/Cu interconnects with ultrathin sidewall protection liners
Author :
Tada, Munehiro ; Tamura, Takao ; Ito, Fuminori ; Ohtake, Hiroto ; Narihiro, Mitsuru ; Tagami, Masayoshi ; Ueki, Makoto ; Hijioka, Ken´ichiro ; Abe, Mari ; Inoue, Naoya ; Takeuchi, Tsuneo ; Saito, Shinobu ; Onodera, Takahiro ; Furutake, Naoya ; Arai, Kouic
Author_Institution :
Syst. Devices Res. Labs., NEC Corp., Kanagawa, Japan
Volume :
53
Issue :
5
fYear :
2006
fDate :
5/1/2006 12:00:00 AM
Firstpage :
1169
Lastpage :
1179
Abstract :
Robust porous low-k/Cu interconnects have been developed for 65-nm-node ultralarge-scale integrations (ULSIs) with 180-nm/200-nm pitched lines and 100-nm diameter vias in a single damascene architecture. A porous plasma-enhanced chemical vapor deposition (PECVD)-SiOCH film (k=2.6) with subnanometer pores is introduced into the intermetal dielectrics on the interlayer dielectrics of a rigid PECVD-SiOCH film (k=2.9). This porous-on-rigid hybrid SiOCH structure achieves a 35% reduction in interline capacitance per grid in the 65-nm-node interconnect compared to that in a 90-nm-node interconnect with a fully rigid SiOCH. A via resistance of 9.7 Ω was obtained in 100-nm diameter vias. Interconnect reliability, such as electromigration, and stress-induced voiding were retained with interface modification technologies. One of the key breakthroughs was a special liner technique to maintain dielectric reliability between the narrow-pitched lines. The porous surface on the trench-etched sidewall was covered with an ultrathin plasma-polymerized benzocyclobuten liner (k=2.7), thus enhancing interline time-dependent dielectric breakdown reliability. The introduction of a porous material and the control of the sidewall are essential for 65-nm-node and beyond scaled-down ULSIs to ensure high levels of reliability.
Keywords :
ULSI; copper; dielectric materials; electric breakdown; integrated circuit interconnections; integrated circuit reliability; plasma CVD coatings; porous materials; silicon compounds; 100 nm; 65 nm; 9.7 ohm; 90 nm; PECVD films; SiOCH-Cu; damascene architecture; dielectric breakdown reliability; electromigration process; interconnect reliability; interface modification; interlayer dielectrics; intermetal dielectrics; low-k interconnects; plasmapolymerized benzocyclobuten liner; porous interconnects; sidewall protection liners; time-dependent breakdown reliability; ultralarge-scale integrations; ultrathin benzocyclobuten liner; ultrathin protection liners; Capacitance; Chemical vapor deposition; Dielectrics; Electromigration; Maintenance; Plasma chemistry; Protection; Robustness; Surface resistance; Ultra large scale integration; 65-nm node; Cu; damascene; interconnects; porous dielectric (porous low-; reliability;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2006.872095
Filename :
1624699
Link To Document :
بازگشت