DocumentCode :
920795
Title :
A computer-based-design approach to partitioning and mapping of computer logic graphs
Author :
Russo, Roy L. ; Wolff, Peter K., Sr.
Author_Institution :
IBM Thomas J. Watson Research Center, Yorktown Heights, N. Y.
Volume :
60
Issue :
1
fYear :
1972
Firstpage :
28
Lastpage :
34
Abstract :
A system of design automation computer programs is described which is capable of assigning blocks of a logic design to modules so as to satisfy certain constraints specified on the assignment. System features which enable designer-computer cooperation are discussed, and quality of solutions obtained with the system are compared to manual solutions for the same tasks. Three conclusions are reached. First, these computer programs make it possible to perform partitioning and mapping experiments which were not possible before. Second, for one-level partitions (e.g., logic gates on chips), highly automatic solutions obtained by the system are at least as good as manual solutions and are less costly to obtain. Third, for multilevel partitions (e.g., logic gates on chips on cards) or for mappings, the solutions obtained with the program are again at least as good as manual solutions; furthermore, the system allows a designer to try more alternatives than he could manually, so that he can trade off the time and cost of trying additional alternatives against the value of a better solution.
Keywords :
Automatic logic units; Conductors; Costs; Design automation; Hardware; Logic design; Logic functions; Logic gates; Process design; System-on-a-chip;
fLanguage :
English
Journal_Title :
Proceedings of the IEEE
Publisher :
ieee
ISSN :
0018-9219
Type :
jour
DOI :
10.1109/PROC.1972.8553
Filename :
1450483
Link To Document :
بازگشت