• DocumentCode
    924461
  • Title

    Three-dimensional wafer stacking via Cu-Cu bonding integrated with 65-nm strained-Si/low-k CMOS technology

  • Author

    Morrow, P.R. ; Park, C.-M. ; Ramanathan, S. ; Kobrinsky, M.J. ; Harmes, M.

  • Author_Institution
    Components Res., Intel Corp., Hillsboro, OR, USA
  • Volume
    27
  • Issue
    5
  • fYear
    2006
  • fDate
    5/1/2006 12:00:00 AM
  • Firstpage
    335
  • Lastpage
    337
  • Abstract
    The authors report the first demonstration of integrating wafer stacking via Cu bonding with strained-Si/low-k 65-nm CMOS technology. Sets of 330 mm wafers with active devices such as 65-nm MOSFETs and 4-MB SRAMs were bonded face-to-face using copper pads with size ranging between 5 μm×5 μm and 6 μm×40 μm. The top wafers were thinned to different thicknesses in the range 5 to 28 μm. Through-silicon-vias (TSVs) and backside metallization were used to enable electrical testing of both wafers in the Cu-stacked configuration. We tested individual transistors in the thinned silicon of bonded wafer pairs where the thinned silicon thickness ranged from 14 to 19 μm. All results showed that both n- and p-channel transistors preserved their electrical characteristics after Cu bonding, thinning, and TSV integration. We also demonstrated the functionality of stacked 65-nm 4-MB SRAMs by independently testing the cells in both the thinned wafer and the bottom wafer. For the SRAM, we tested a wider thinned wafer thickness range from 5 to 28 μm. On all tested samples, we did not find any impact to the electrical performance of the arrays resulting from the three-dimensional (3-D) integration process. The stacked SRAM is an experimental demonstration of the use of 3-D integration to effectively double transistor packing density for the same planar footprint. The results presented in this letter enable further exploratory work in high-performance 3-D logic, which takes advantage of the improved interconnect delays offered by this Cu-bonding stacking scheme integrated with modern CMOS processes.
  • Keywords
    CMOS integrated circuits; MOSFET; SRAM chips; copper; cryogenic electronics; silicon; stacking; wafer bonding; 14 to 19 micron; 28 micron; 330 nm; 3D wafer stacking; 4 MByte; 65 nm; Cu-Cu; MOSFET; SRAM; Si; backside metallization; copper pad; copper-stacked configuration; electrical testing; integrating wafer stacking; low-k CMOS technology; strained silicon; CMOS technology; Copper; Electric variables; MOSFETs; Metallization; Random access memory; Silicon; Stacking; Testing; Wafer bonding; CMOS; copper bonding; through-silicon-vias (TSVs); wafer stacking;
  • fLanguage
    English
  • Journal_Title
    Electron Device Letters, IEEE
  • Publisher
    ieee
  • ISSN
    0741-3106
  • Type

    jour

  • DOI
    10.1109/LED.2006.873424
  • Filename
    1626449